### A.P. SHAH INSTITUTE OF TECHNOLOGY

Department of Computer Science and Engineering **Data Science** 

Academic Year: 2022-23 Semester: IV

Class/Branch: SE Subject: Microprocessor

80386 Address Translation Segment translation (First half of address translation). Signest translation converts 48 bit Virtual Addrew into 32 bit Linear Address Note - The total 48 bit address comprising of 16 bit segment address and 32 bit offset address is called Virtual address Vistual address is translated into a 32 bit physical address using 2 translations: Segment translation (compulsory) Paging (optional) If paging is not implemented, then the 32 bit linear address is the final 32 bit physical address. In 8086, MOV CL, [2000] offset address. In 8082, offset addrew is 16 bits. In 80386, MOV CL, L00002000 In 80386, offset addrew is 32 bits Segment Register (16) offset (32) 32+14 = 48 bit (32) virtual address.

### A.P. SHAH INSTITUTE OF TECHNOLOGY

Department of Computer Science and Engineering
Data Science

Academic Year: 2022-23

Class/Branch: SE

Semester: IV

Subject: Microprocessor

Virtual memory means the manimum accessible mly of a processor implemented using secondary storage devices like Haid disk.

Think of the files in haid disk as segments.

Thue are multiple files (segments) 1
In the vistual mly

Suppose this is the file (segment) you want to access in wisheal mly.

Segment address tells which segment (file) you want to access.

Offset address tells the location within the segment.

So the maximum no you can put in the segment register is the maximum no of segments you can have.

The maximum no you can put in the offset register is the maximum size of a segment.

Segment Register is 16 bit, but out of the 16 bits, 2 bits don't take part in addrew translation & bits are used for specifying priviledge level ( used in protection mechanism). So there are 14 bits.

\* So maximum no g segments = 2 = 16 K

\* Maximum size of a segment = 2 = 4 GB

\* Maximum size of vistual mly = 214 x 232 = 24 = 64 TB

### A.P. SHAH INSTITUTE OF TECHNOLOGY

Department of Computer Science and Engineering
Data Science

Academic Year: 2022-23

Semester: IV

Class/Branch: SE

Subject: Microprocessor

when we access a file in hard disk, it gets copied into RAM and it is played | enewted from the RAM.





Suppose I want to access location 64 of file 25





Note:
Location 64 will remain location 64 when the file is copied from VM to PM: This means during this translation offset address will not change.

So what is to be known is the base address of my segment in

The base address of any segment is given by an object called Descriptor.

Every segment has a descriptor.

Every file has a descriptor. If there are 4000 files in your computer computer, there are 4000 descriptors present in your computer. So in segment translation, descriptors gives the base address to which offset address is added to get the linear address of the location.

# A.P. SH

## A.P. SHAH INSTITUTE OF TECHNOLOGY

Department of Computer Science and Engineering
Data Science

Academic Year: 2022-23

Semester: IV

Class/Branch: SE

Subject: Microprocessor

As every segment has a descriptor, there are 16t descriptors possible. All those descriptors are stored in a table called Descriptor Table.

Description table

Segment no 25 means descriptor no 25 because as many segments are there, that many descriptors will be there.

So segment no acts as a SELECTOR

So segment no acts as a SELECTOR or index. It selects the tauget segment descriptor, gets the base address from the descriptor, adds offiset to it to get the tauget location:

Base Limit Access

Descriptor also gives LINIT, himit means the size of the segment hunt is used to ensure that the offset the segment hunt is used to ensure that the offset address does not go beyond the limit. If it goes beyond address does not go beyond the limit it means that you are trying to eases a location limit it means that you are trying to eases a location which does not exist in the segment.

# A.P. SHAH INSTITUTE OF TECHNOLOGY

Department of Computer Science and Engineering
Data Science

Academic Year: 2022-23 Semester: IV

Subject: Microprocessor Class/Branch: SE Note: - The maximum size of a segment is 44B. Not all segments are of 4 GB, there are smaller segments also. So if the offset address is within the limit access will be given, otherwise access is denied. In the segment register, 2 bits are for priviledge level. They give the priviledge level of the program that you are unting is the Requester Priviledge Level. In the descriptor, there will be the priviledge level of the segment Regment priviledge level is compared with the requester priviledge level If the requestor has equal or greater priviledge livel, then access will be allowed, otherwise not All these enforce protection in 80386 Suppose there are 3 tasks sunning simultaneously in a multitasking environment and these tasks are switching CS DS SS alobal segment Tast B

CS DS SS

local segmen

Task C



### A.P. SHAH INSTITUTE OF TECHNOLOGY

Department of Computer Science and Engineering
Data Science

Academic Year: 2022-23 Semester: IV

Class/Branch: SE Subject: Microprocessor

Task B → You are going through your photos:

Task C → You are listening songs.

When I am going to what sapp you , should I know, which song you are playing? NO

Mean the date of one task should never be available to the other task.

So every tout has its own local segments.

Also there are some programs and data which are available to all task eg convent system time, date etc. All these data is stored in global segment.

hets say when Task B is sunning it has access to -> global segment

-> its own local segment.

All the descriptors cannot be present in one table, otherwise of task B can access the table, it can access local segment of other tasks also.

So local descriptor of task B will be stored in a table called hocal Descriptor Table (LDT).

The descriptors of all global segments are present in another table called alread Descriptor Table (GDT)

# A.P. SHAH INSTITUTE OF TECHNOLOGY

Department of Computer Science and Engineering Data Science

Academic Year: 2022-23

Semester: IV

Class/Branch: SE

Subject: Microprocessor

So when you switch from tast A to tast B, LLOT will remain constant but LDT keeps changing. Every tast has its own personal LOT. Segment Register (16)

(13) Ti [XX]
(1) GM
Phyledge

We have a types of descriptor tables - LDT 9 GOT. Whether you want to access LDT or GDT will be given by a bit called Ti present in the segment register

11 (Table Identifier) Ti = 0 -> 407 = 1 -> LOT.

So only 13 bits act as an index selector in the descriptor table Both GOT and LOT have 814 descriptors

There are 16 k possible segments segments can either be global or local segments?

So 16t is divided enactly into half So there are 8k global segments and 8k local segments.

8k global segments are available to all tasks. 8k local segments are divided amongst various tasks

### A.P. SHAH INSTITUTE OF TECHNOLOGY

Department of Computer Science and Engineering
Data Science

Academic Year: 2022-23 Semester: IV

Class/Branch: SE Subject: Microprocessor

Tast B may need only I local segment Task C may need no local segments So now 13 bite one working as SELECTOR 2 13 = 8 K So is bits are enough to select a descriptor out of 8k descriptions ESI (32) DS (16) offet (13) L) 0 = 407 1 = LDTCOT/LOT Target Segment Taget segment Descriptor Size Access | hemel Base Address Target Location Selector Base Figure : - Segment Translation

### A.P. SHAH INSTITUTE OF TECHNOLOGY

Department of Computer Science and Engineering
Data Science

Academic Year: 2022-23 Semester: IV

Class/Branch: SE Subject: Microprocessor





### A.P. SHAH INSTITUTE OF TECHNOLOGY

Department of Computer Science and Engineering
Data Science

Academic Year: 2022-23 Semester: IV

Class/Branch: SE Subject: Microprocessor

If you say increase the size of the descriptor, then the next compatible to powers of a number would be 128. With 64 bits, we can read the entire descriptor in just 2 cycles If we increase even one more but, then we will have to use 128 bits and 4 cycles would be required to read the descriptor. So incleasing the size of descriptor is not a good idea Somehow, space is to be made for storing acress information. So what they have done is that limit is only 20 bits. With 20 bits -> Man limit is 220 = 1M. So manimum size of segment = IMB But we want man size of segment to be = 4 UB Solution - Multiply the limit by 4KB But it is not always multiple of 4? What it a segment is not a multiple of 4? So there is a bit called be ( avanulanty ) 4=0 - limit is byte granular a=1 -> limit is page granular

### A.P. SHAH INSTITUTE OF TECHNOLOGY

Department of Computer Science and Engineering
Data Science

Academic Year: 2022-23

Semester: IV

Subject: Microprocessor Class/Branch: SE It u=0, then whatever the limit is, is the actual size of the segment and so there is no multiplication factor. I bigger segments are required, which cannot be accessed by using 20 bits, then keep 6=1. If 6=1, then whatever is epecified in Limit, will be multiplied by 4 KB. D ( Default Operand Size ) If D=0 > operands are 16 bit operands (8086 segment)

D=1 > operands are 32 bit operands (80386 segment) AVL (Available to the programmer) This means some more features can be added to the descriptor aport from the already available ones Access Byte (Bit 0 . 7) P (Present) (Bit 7) If P=1 -> segment is present in physical mly.
P=0 -> segment is not present in physical mly. DPL (Descriptor Priviledge Level) DPL - Priviledge level of the segment, used in priviledge tests.



A.P. SHAH INSTITUTE OF TECHNOLOGY

Department of Computer Science and Engineering Data Science

Academic Year: 2022-23 Semester: IV

Class/Branch: SE Subject: Microprocessor

A (Acces) Bito

It A = 1 > this segment has been recently accounted.

A = 0 -> this segment has not been accessed for a long time

It P=1 and A=0, it means this segment is present in physical memory best it is not being used, that means it is wasting space. Such segments will be swapped out

when there is shortage of space.

S (Segment Descriptor) (Bit 4)

Stells whether it is a user type (S=1)

or it is a system segment descriptor (s=0)

There is a descriptor for every segment

Code, Stack and Data Segments are called user segments.

But there are descriptors for other types of segment.

For instance for interrupts, there are Interrupt Descriptor (IDT), there are tast state descriptors (TSS) etc

These are system segment descriptors

08 C G These 3 bits can take 2 different values.

W J E ED W Or E CR

Thode seament (c) Bit3 E

Bit 2 ED

If code segment (S=1, E=1)If data segment (S=1, R=0) Dept. of Computer Engineering



### A.P. SHAH INSTITUTE OF TECHNOLOGY

Department of Computer Science and Engineering Data Science

Academic Year: 2022-23 Semester: IV

Class/Branch: SE

Subject: Microprocessor

It depends upon the first but E. E stands for executable segment. If you want to access a date segment, then I should be 1, indecating that it is a user segment Usu sigment can be code, data or stact segment
Data segment can be DS, ES, FS OF as Code regment means executable segment = & E = 1 -> Enecutable € = 0 → Non-enecutable. So if € = 0 it is definitely not a code aggment. It would be date segment or stack segment ED stands for Enpansion Direction. ED=0 (Empand UP) -> Data segment (DS, ES, FS OF CLS) ED=1 (Empand down) -> Stact Segment So if you wanted to access a data segment non-enecutable Data segment user segment It any of this check fails , access will be denied. This is called type check

### PARSHVANATH CHARITABLE TRUST'S A.P. SHAH INSTITUTE OF TECHNOLOGY

Department of Computer Science and Engineering Data Science

Academic Year: 2022-23

Semester: IV

Class/Branch: SE

Subject: Microprocessor

W (Wntable)

Data Segment may not be written to

W=1 Data Segment may be written to

A stands for executable segment

C Stands for Confirming

C=1 > Code segment may only be executed when CPL > DPL.

We know, there are 4 priviledge levels PLO, PLI, PLZ & PL3. But PL3 cannot access higher priviledge levels.

But sometimes, if you want to allow a lower priviledge

luel to call a stm function (only code segment)

then mate (=1 =) then this segment can be accessed by any priviledge level.

RC Readable)

R=0 code Segment may not be read

R=1 Code segment may be read